#### **ENGG2020 Digital Logic and Systems**

# Chapter 5: Flip-flops, Registers and Counters

The Chinese University of Hong Kong

#### Sequential Circuit

The output of a sequential circuit is a function of the time sequence of inputs and the state

Asynchronous sequential circuits: State updated at any time

Synchronous sequential circuits: State updated at discrete time (fixed and regular intervals)



The **NAND** gate latch or simply latch is a basic FF.

Inputs are SET and CLEAR (RESET).

Inputs are active-LOW—output will change when the input is pulsed LOW.

When the latch is set:  $\mathbf{Q} = 1$  and  $\mathbf{Q} = 0$ 

When the latch is clear or reset:  $\mathbf{Q} = 0$  and  $\mathbf{Q} = 1$ 



Pulsing the SET input to the 0 state...

- (a) Q = 0 prior to SET pulse.
- (b) Q = 1 prior to SET pulse.

In both cases, Q ends up HIGH.



Pulsing RESET LOW when...

- (a) Q = 0 prior to the RESET pulse.
- (b) Q = 1 prior to the RESET pulse.

In each case, Q ends up LOW.





**NAND** latch equivalent representations and simplified block diagram.



Summary of the **NAND** latch:

**SET = 1, RESET = 1**—Normal resting state, outputs remain in state they were in prior to input.

**SET = 0, RESET = 1**—Output will go to Q = 1 and remains there, even after SET returns HIGH.

Called setting the latch.

**SET = 1, RESET = 0**—Will produce Q = 0 LOW and remains there, even after RESET returns HIGH.

Called *clearing* or *resetting* the latch.

**SET = 0, RESET = 0**—Tries to set and clear the latch at the same time, and produces

Output is unpredictable, and this input condition should not be used.

#### **NOR Gate Latch**

Two cross-coupled **NOR** gates can be used as a **NOR** gate latch—similar to the **NAND** latch.

The SET and RESET inputs are active-HIGH.

Output will change when the input is pulsed HIGH.



#### **NOR Gate Latch**

Summary of the **NOR** latch:

**SET = 0, RESET = 0**—Normal resting state, No effect on output state.

**SET = 1, RESET = 0**—will always set Q = 1, where it remains even after SET returns to 0.

**SET = 0, RESET = 1**—will always clear Q = 0, where it remains even after RESET returns to 0.

**SET = 1, RESET = 1**—Tries to set and reset the latch at the same time, and produces Q = Q' = 0.

Output is unpredictable, and this input condition should not be used.

# Digital Pulses

Transition from LOW to HIGH on a positive pulse is called *rise time* ( $t_r$ ).



### Digital Pulses

Transition from HIGH to LOW on a positive pulse is called *fall time* ( $t_f$ ).



## Digital Pulses

A pulse also has a *duration*—width— $(t_w)$ .



The clock signal is a rectangular pulse train or square wave.

Clocked FFs change state on one or the other clock transitions.

Clock inputs are labeled CLK, CK, or CP.





Setup time  $(t_s)$  is the minimum time interval before the active CLK transition that the control input must be kept at the proper level.



Hold time  $(t_H)$  is the time following the active transition of the CLK, during which the control input must kept at the proper level.



A clocked S-R flip-flop triggered by the positive-going edge of the clock signal.



|   | Inputs |   |          | Output                     |  |
|---|--------|---|----------|----------------------------|--|
|   | 3      | R | CLK      | Q                          |  |
| ( | )      | 0 | 1        | Q <sub>0</sub> (no change) |  |
|   | 1      | 0 | <b>↑</b> | 1                          |  |
| ( | )      | 1 | _ ↑      | 0                          |  |
|   | 1      | 1 | ↑        | Ambiguous                  |  |

Q<sub>0</sub> is output level prior to ↑ of CLK. ↓ of CLK produces no change in Q. (b)

Waveforms of the operation of a clocked S-R flip-flop triggered by the positive-going edge of a clock pulse.



A clocked S-R flip-flop triggered by the negative-going edge of the clock signal.



| Output                     |  |
|----------------------------|--|
| Q                          |  |
| Q <sub>0</sub> (no change) |  |
| 1                          |  |
| 0                          |  |
| Ambiguous                  |  |
|                            |  |

Clocked S-R Flip-Flop – Internal Circuitry



Implementation of edge-detector circuits used in edge-triggered flip-flops: (a) PGT; (b) NGT.



Clocked J-K Flip-Flop: J is SET, K is CLEAR.

When J and K are both HIGH, output is toggled to the opposite state.

May be positive going or negative going clock trigger.

Much more versatile than the S-R flip-flop, as it has no ambiguous states.

Has the ability to do everything the S-R FF does, plus operates in toggle mode.

Clocked J-K flip-flop that responds only to the positive edge of the clock.



change

Clocked D Flip-Flop: One data input—output changes to the value of the input at either the positive- or negative-going clock trigger.

May be implemented with a J-K FF by tying the J input to the K input through an inverter.

Useful for parallel data transfer.

D flip-flop that triggers only on positive-going transitions.



An edge-triggered D flip-flop is implemented by adding a single INVERTER to the edge-triggered J-K flip-flop.



Outputs X, Y, Z are to be transferred to FFs Q1, Q2, and Q3 for storage. This is an example of parallel data transfer of binary data



The edge-triggered D flip-flop uses an edge-detector circuit to ensure the output responds to the *D* input *only* on active transition of the clock.

If this edge detector is not used, the resultant circuit operates as a **D** latch.



| li li | nputs | Output                     |  |
|-------|-------|----------------------------|--|
| EN    | l D   | Q                          |  |
| 0     | Х     | Q <sub>0</sub> (no change) |  |
| 1     | 0     | 0                          |  |
| 1     | 1     | 1                          |  |

"X" indicates "don't care." Q<sub>0</sub> is state Q just prior to EN going LOW.



#### T flip-flop



#### A summary of flip-flop characteristic

**Table 5.1** *Flip-Flop Characteristic Tables* 

| JK I | <i>JK</i> Flip-Flop |        |            |
|------|---------------------|--------|------------|
| J    | K                   | Q(t+1) |            |
| 0    | 0                   | Q(t)   | No change  |
| 0    | 1                   | 0      | Reset      |
| 1    | 0                   | 1      | Set        |
| 1    | 1                   | Q'(t)  | Complement |

| D FI | ip-F | lop |
|------|------|-----|
|------|------|-----|

| D | Q(t + 1) |       |
|---|----------|-------|
| 0 | 0        | Reset |
| 1 | 1        | Set   |

T Flip-Flop

| T | Q(t+1) |            |
|---|--------|------------|
| 0 | Q(t)   | No change  |
| 1 | Q'(t)  | Complement |

Inputs that depend on the clock are synchronous.

Most clocked FFs have asynchronous inputs that do not depend on the clock.

Labels PRE & CLR are used for asynchronous inputs.

Active-LOW asynchronous inputs will have a bar over the labels and inversion bubbles.

If the asynchronous inputs are not used they will be tied to their inactive state.

Clocked J-K flip-flop with asynchronous inputs.



| J | K | Clk | PRE | CLR | Q                 |
|---|---|-----|-----|-----|-------------------|
| 0 | 0 | +   | 1   | 1   | Q (no change)     |
| 0 | 1 | +   | 1   | 1   | 0 (Synch reset)   |
| 1 | 0 | +   | 1   | 1   | 1 (Synch set)     |
| 1 | 1 | +   | 1   | 1   | Q (Synch toggle)  |
| х | Х | х   | 1   | 1   | Q (no change)     |
| х | Х | х   | 1   | 0   | 0 (asynch clear)  |
| х | х | х   | 0   | 1   | 1 (asynch preset) |
| х | х | х   | 0   | 0   | (Invalid)         |

A J-K FF that responds to a NGT on its clock input and has active-LOW asynchronous inputs.



| Point                          | Operation                        |  |  |
|--------------------------------|----------------------------------|--|--|
| а                              | Synchronous toggle on NGT of CLK |  |  |
| b                              | Asynchronous set on PRE = 0      |  |  |
| С                              | Synchronous toggle               |  |  |
| d                              | Synchronous toggle               |  |  |
| е                              | Asynchronous clear on CLR = 0    |  |  |
| f CLR overrides the NGT of CLK |                                  |  |  |
| g                              | Synchronous toggle               |  |  |



#### Important timing parameters:

Setup and hold times

**Propagation delay**—time for a signal at the input to be shown at the output.  $(t_{PLH} \text{ and } t_{PHL})$ 

**Maximum clocking frequency**—Highest clock frequency that will give a reliable output.  $(f_{MAX})$ 

Clock pulse HIGH and LOW times—minimum clock-time between HIGH/LOW changes.(  $t_W(L)$ ;  $t_W(H)$  )

**Asynchronous Active Pulse Width**—time the clock must HIGH before going LOW, and LOW before going HIGH.

Clock transition times—maximum time for clock transitions,

Less than 50 ns for TTL; 200 ns for CMOS

FF propagation delays.



When the output of one FF is connected to the input of another FF and both are triggered by the same clock, there is a *potential* timing problem.

Propagation delay may cause unpredictable outputs.

Edge-triggered FFs have hold time requirements 5 ns or less—most have  $t_{H} = 0$ .

They have *no* hold time requirement.

Q2 will respond properly to the level present at Q1 prior to NGT of CLK—provided Q2 's hold time requirement,  $t_H$ , is less than Q1's propagation delay.



36

A flip-flop can store 1-bit of digital information

It is also referred to as a 1-bit register

An array of flip-flops is required to store binary information, the number of flip-flops required being equal to the number of bits in the binary word

Data can be entered in serial or in parallel form

**Shift register:** A group of FFs arranged so the binary numbers stored in the FFs are shifted from one FF to the next, for every clock pulse.

Right-shift register: Bits are shifted in the right direction

Left-shift register: Bits are shifted in the left direction

Parallel Data: Have one line or wire for each bit in the binary number or data word

**Serial Data:** Data are fed one bit at a time over only one line at a rate which is constant

J-K flip-flops operated as a four-bit shift register.



In this shift-register arrangement, it is necessary to have FFs with very small hold time requirements.



Two connected three-bit shift registers using D flip flops



The complete transfer of the three bits of data requires three shift pulses.

| $X_2$ | X <sub>1</sub> | X <sub>0</sub> | Y <sub>2</sub> | Y <sub>1</sub> | Y <sub>0</sub> |                       |
|-------|----------------|----------------|----------------|----------------|----------------|-----------------------|
| 1     | 0              | 1              | 0              | 0              | 0              | Before pulses applied |
| 0     | 1              | 0              | 1              | 0              | 0              | ← After first pulse   |
| 0     | 0              | 1              | 0              | 1              | 0              | → After second pulse  |
| 0     | 0              | 0              | 1              | 0              | 1              | ← After third pulse   |

#### Binary Counter: Count Sequence

**Table 6.4** *Binary Count Sequence* 

| <b>A</b> <sub>3</sub> | A <sub>2</sub> | <b>A</b> <sub>1</sub> | A <sub>0</sub> |
|-----------------------|----------------|-----------------------|----------------|
| 0                     | 0              | 0                     | 0              |
| 0                     | 0              | 0                     | 1              |
| 0                     | 0              | 1                     | 0              |
| 0                     | 0              | 1                     | 1              |
| 0                     | 1              | 0                     | 0              |
| 0                     | 1              | 0                     | 1              |
| 0                     | 1              | 1                     | 0              |
| 0                     | 1              | 1                     | 1              |
| 1                     | 0              | 0                     | 0              |

#### Four-bit binary ripple counter



(b) With D flip-flops

Decimal BCD counter: The state diagram



#### BCD ripple counter



Four-bit synchronous binary counter



#### Four-bit up-down binary counter

